Skip to content
Change the repository type filter

All

    Repositories list

    • Repository to store metric results for OpenLane 2.0.0+
      0000Updated Feb 23, 2025Feb 23, 2025
    • openlane2

      Public
      The next generation of OpenLane, rewritten from scratch with a modular architecture
      Python
      Apache License 2.0
      462688411Updated Feb 23, 2025Feb 23, 2025
    • Verilog
      0410Updated Feb 23, 2025Feb 23, 2025
    • EF_SHA256

      Public
      Verilog
      0021Updated Feb 23, 2025Feb 23, 2025
    • C
      1235Updated Feb 23, 2025Feb 23, 2025
    • Continuous Integration Designs for OpenLane 2.0.0 or higher
      Verilog
      1000Updated Feb 23, 2025Feb 23, 2025
    • 0015Updated Feb 22, 2025Feb 22, 2025
    • Example digital project for the Efabless Caravel "openframe" harness
      Verilog
      Apache License 2.0
      13430Updated Feb 21, 2025Feb 21, 2025
    • ipm

      Public
      Open-source IPs Package Manager (IPM)
      Python
      Apache License 2.0
      21470Updated Feb 21, 2025Feb 21, 2025
    • The analog signal processing and timing frontend subsystems for the Frigate harness chip
      Verilog
      Apache License 2.0
      0000Updated Feb 20, 2025Feb 20, 2025
    • 12-bit ADC using other analog component repositories for the sample & hold, DAC, and comparator.
      Verilog
      Apache License 2.0
      2000Updated Feb 20, 2025Feb 20, 2025
    • panamax

      Public
      The Panamax 130-pin padframe for SkyWater sky130
      Verilog
      Apache License 2.0
      0411Updated Feb 20, 2025Feb 20, 2025
    • EF_GPIO8

      Public
      A generic 8-bit General Purpose I/O (GPIO) Peripheral
      Verilog
      Apache License 2.0
      1111Updated Feb 20, 2025Feb 20, 2025
    • EF_I2C

      Public
      Verilog
      Apache License 2.0
      0061Updated Feb 20, 2025Feb 20, 2025
    • Verilog
      0001Updated Feb 20, 2025Feb 20, 2025
    • Verilog
      Apache License 2.0
      0132Updated Feb 20, 2025Feb 20, 2025
    • A QSPI XiP Flash Controller with a Direct Mapped Cache
      Verilog
      Apache License 2.0
      0131Updated Feb 20, 2025Feb 20, 2025
    • EF_TMR32

      Public
      Verilog
      Apache License 2.0
      1021Updated Feb 20, 2025Feb 20, 2025
    • BusWrap

      Public
      Python
      0560Updated Feb 20, 2025Feb 20, 2025
    • EF_AES

      Public
      Verilog
      0011Updated Feb 20, 2025Feb 20, 2025
    • EF_WDT32

      Public
      A simple WatchDog Timer (WDT)
      Verilog
      Apache License 2.0
      1000Updated Feb 20, 2025Feb 20, 2025
    • caravel_user_project

      Public template
      Verilog
      Apache License 2.0
      3371928522Updated Feb 20, 2025Feb 20, 2025
    • Verilog
      0000Updated Feb 20, 2025Feb 20, 2025
    • 130nm BiCMOS Open Source PDK, dedicated for Analog, Mixed Signal and RF Design
      HTML
      Apache License 2.0
      72010Updated Feb 19, 2025Feb 19, 2025
    • EF_SPI

      Public
      Verilog
      0051Updated Feb 19, 2025Feb 19, 2025
    • Simple PoR based on an RC filter
      Shell
      Apache License 2.0
      0000Updated Feb 19, 2025Feb 19, 2025
    • 8-bit resistor ladder DAC with 3.3V output range
      MATLAB
      Apache License 2.0
      2000Updated Feb 19, 2025Feb 19, 2025
    • 12-bit capacitive DAC
      Tcl
      2000Updated Feb 19, 2025Feb 19, 2025
    • Set of analog switch circuits for general-purpose use
      Shell
      Apache License 2.0
      2000Updated Feb 19, 2025Feb 19, 2025
    • Analog 3.3V sample and hold circuit, with buffered output
      Tcl
      Apache License 2.0
      2000Updated Feb 19, 2025Feb 19, 2025